公司

关于芯原
管理团队
新闻发布
相关报道
活动动态
合作伙伴
加入我们
商标
联系我们

投资者关系

董事成员
主要投资者
股票信息
投资者联系
企业社会责任报告
Hantro VC9000E Multi-format Video Encoder IP

Hantro VC9000E enables 8K encoding with a smaller silicon and high video quality single-core solution, or multi-core solution up to 8K@120fps, supporting AV1, HEVC, H.264, VP9 video formats and JPEG.

VeriSilicon's Hantro VC9000E is based on silicon-proven VeriSilicon Hantro technology that has been widely developed in use cases that demand the most performance and quality from data centers to low power AIOT devices, in millions of smartphones, tablets, ARVR, automotive, set-top boxes, DTV’s and video cameras worldwide.

Hantro VC9000E provides semiconductor manufacturers a low risk solution for integrating high-performance video capability into their chips.

VC9000E

Video Format
Unified architecture supports multiple formats
AV1 main profile
HEVC Main10, Main, and Main Still Profiles
H.264 Baseline, Main and High, High10
VP9 profile 0 and profile 2 (10-bit)
JPEG
High performance and throughput
Up to 8K@30fps performance with a single-core
Up to 8K@120fps with multiple cores
Up to 800 cycles BUS latency tolerance without performance impact
Up to 256 streams in a single device (with built-in RISC-V)
Maximally offloads the system CPU
Leading in PPA/Die Area for high performance solution
High encoding quality
Leading PSNR BDR data in data center video processors
Visual quality optimization for gaming video
User Controlled Intelligent encoding capability with AI by FLEXA API
Features for different application requirements
Inline preprocessing features and OSD blending
DDR efficiency and bandwidth saving
Low-latency encoding
Security and DRM support
Flexible HW configuration
HW configuration can be done for most video formats
Typical 1-4 cores or more in a device
Best balance between PPA and video quality for different targets
Configurable on quality level, feature set, and different performance
Controllable balance between performance and quality
Bandwidth saving by reference frame & input frame compression
Optional MMU, encryption, and RISC-V core
Video Formats AV1, HEVC, H264, VP9, JPEG
Bit-depth  8-bit, 8/10bits
DDR interface Lossless reference frame compression, and Resolution adaptive line buffer management for BW saving
DEC400 integration
Configurable bus burst size
Async. AXI bus clock
32/64 bits DDR address space
Throughput/DieArea 

VCMD solution can greatly decrease SW workload (without RISC-V)

Built-in RISC-V core can maximally offloading the host CPU

Pre-processor

Down-scaling

RGB-to-YUV color conversion

OSD blending

Latency Super low latency line buffer
input mode, 64 lines delay for input
Encoding tools B Frame support for HEVC/H264
CTU/MB RC to control bit rate accuracy
JPEG lossless, JPEG422
HEVC/H264 MB statistics reporting
ROI-map: qp offset range extend to +/- 32
IPCM rectangle and IPCM map mode
Gray picture encoding for HEVC/H264/JPEG
Configurable ME search range
Global Motion Vector setting
SSIM HW engine
TU32x32 support

搜索

联系

语言

简体中文

English

日本語

芯原股份 (688521.SH)
感谢您的订阅
感谢您通过邮件.订阅芯原的最新消息。在您等待我们网站的下次更新时,我们邀请您通过以下资源来了解芯原的更多信息。
一站式芯片定制服务
Vivante图形处理器IP
Vivante神经网络处理器IP
ZSP数字信号处理器IP
Hantro视频处理器IP
关于芯原
关闭